|
[1]L.T. Wang, C.W. Wu, and X. Wen, VLSI Test Principles and Architectures: Design for Testability, Morgan Kaufmann, 2006 [2]J. Savir and S. Patil, Scan-based transition test, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 12, NO. 8, 1993, pp. 1232-1241. [3]J. Savir, S. Patil; Broad-side delay test, Proc. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 13, NO. 8, AUGUST 1994 [4]Lin, K. Tsai, Timing-aware ATPG for high quality at-speed testing of small delay defects, Proc. Asian Test Symposium 2006 [5]S.K. Goel, N. Devta-Prasanna, Effective and efficient test pattern generation for small delay defects, Proc. VLSI Test Symposium, 2009 [6]S.K. Goel, K. Chakrabarty, Circuit topology-based test pattern generation for small-delay defects, Proc. IEEE Asian Test Symposium, 2010 [7]M. Enamul Amyeen, S. Venkataraman, Evaluation of the Quality of N-Detect Scan ATPG Patterns on a Processor, Prco. 2004 International Conferce on Test [8]Fang Bao, Ke Peng, Generation of effective 1-detect TDF patterns for detecting small-delay defects, Proc. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, VOL. 32, NO. 10, OCTOBER 2013 [9] Ke Peng ; Jason Thibodeau, “A novel hybrid method for SDD pattern grading and selection, Proc. 2010 28th VLSI Test Symposium [10]M. Yilmaz, K. Chakrabarty, M. Tehranipoor, Test-pattern grading and pattern selection for small-delay defects, Proc. VLSI Test Symposium, 2008. [11]Ke Peng, Fang Bao, Case study: Efficient SDD test generation for very large integrated circuit, Proc. VLSI Test Symposium 2011 [12]N. Ahmed, M. Tehranipoor; Timing-based delay test for screening small delay, Proc. 2006 43rd ACM/IEEE Design Automation Conference [13]Wangqi Qiu, Jing Wang, K longest paths per gate (KLPG) test generation for scan-based sequential circuits, Proc. 2004 International Conferce on Test [14]A. Srivastava; Adit D Singh, Exploiting path delay test generation to develop better TDF tests for small delay defects, Proc. 2017 IEEE International Test Conference [15]A. Srivastava, V. Singh, Identifying high timing variability speed-limiting paths under aging, Proc. Latin American Test Symposium 2017 [16]Lin, M. Kassab, Test generation for timing-critical transition faults, Proc. ATS 2007 [17]ISCAS89:http://www.pld.ttu.ee/~maksim/benchmarks/iscas89/verilog/ [18]IWLS2005: http://iwls.org/iwls2005/benchmarks.html [19]Mentor, Inc., Tessent ATPG User Guide, Version J-2015.02.
|