|
[1] J. Wei and V. D. Agrawal, “Built-in Self-Calibration of On-chip DAC and ADC,” IEEE international Test Conf., Santa Clara, CA, Oct. 28-30, 2008, pp. 1-10. [2] S. Saggini, P. Mattavelli, M. Ghioni and M. Redaelli, “Mixed-Signal Voltage-Mode Control for DC-DC Converters With Inherent Analog Derivative Action,” IEEE Trans. Power Electron., vol. 23, no. 2, May 2008, pp. 1485-1493. [3] Yun-Che Wen, “Test Scheme for Switched-Capacitor Circuits by Digital Analyses,” IEEE DDECS international symposium, Liberec, Czech Republic, April 15-17, 2009, pp. 132-135. [4] Credence corp., VisualATE Application Training Student Guide, Dec. 2007. [5] VERIGY corp., Mixed-Signal Programming Manuals, 2008. [6] Y. Y. Wu, H. W. Chen and C. Y. Teng, “Circuit Testing Apparatus,” R.O.C. Patent, No. M317575, Aug. 2007. [7] E.S. Erdogan and S. Ozev, “An ADC-BIST Scheme Using Sequential Code Analysis,” IEEE Automation & Test in Europe Conf., Nice, April 16-20, 2007, pp. 1-6. [8] H. Tan and Y. Sun, “Design of a Configurable System-on-Chip for Audio Application,” IEEE ASICON conf., Guilin, Oct. 22-25, 2007, pp. 740-743. [9] B. Provost and E. Sanchez-Sinencio, “On-chip ramp generators for mixed-signal BIST and ADC self-test,” IEEE Journal of Solid-State Circuits, Vol. 38, NO. 2, Feb. 2003, pp. 263-273. [10] R. Duarte, J. Paisana, M. Santos and F. Lima, “Adjustable low comsumption circuit for monitorization of power source voltage in a SoC,” IEEE Asia Pacific Conf., Macao, Nov. 30 - Dec. 3, 2008, pp. 376-379.
|